Active
Standard
Most Recent
IEC 62530:2021
IEC 62530:2021 SystemVerilog - Unified Hardware Design, Specification, and Verification Language
Summary
IEC 62530:2021(E) provides the definition of the language syntax and semantics for the IEEE 1800™ SystemVerilog language, which is a unified hardware design, specification, and verification language. The standard includes support for behavioral, register transfer level (RTL), and gate-level hardware descriptions; testbench, coverage, assertion, object-oriented, and constrained random constructs; and also provides application programming interfaces (APIs) to foreign programming languages.
This edition corrects errors and clarifies aspects of the language definition in IEEE Std 1800-2012.1 This revision also provides enhanced features that ease design, improve verification, and enhance cross-language interactions.
This publication has the status of a double logo IEEE/IEC standard.
This edition corrects errors and clarifies aspects of the language definition in IEEE Std 1800-2012.1 This revision also provides enhanced features that ease design, improve verification, and enhance cross-language interactions.
This publication has the status of a double logo IEEE/IEC standard.
Technical characteristics
| Publisher | International Electrotechnical Commission (IEC) |
| Publication Date | 07/26/2021 |
| Edition | 3.0 |
| Page Count | 1315 |
| EAN | --- |
| ISBN | --- |
| Weight (in grams) | --- |
Replaces
19/05/2011
Superseded
Historical
Previous versions
19/05/2011
Superseded
Historical
No products.