JEDEC JEP159A:2015

JEDEC JEP159A:2015

PROCEDURE FOR THE EVQLUQTION OF LOW-k/METAL INTER/INTRA-LEVEL DIELECTRIC INTEGRITY

79,00 €

Détails

This document is intended for use in the semiconductor IC manufacturing industry and provides reliability characterization techniques for low-k inter/intra level dielectrics (ILD) for the evaluation and control of ILD processes. It describes procedures developed for estimating the general integrity of back-end-of-line (BEOL) ILD. Two basic test procedures are described, the Voltage-Ramp Dielectric Breakdown (VRDB) test, and the Constant Voltage Time-Dependent Dielectric Breakdown stress (CVS). Each test is designed for different reliability and process evaluation purposes. This document also describes robust techniques to detect breakdown and TDDB data analysis.

Informations supplémentaires

Auteur JEDEC Solid State Technology Association
Edité par JEDEC
Type de document Norme
Thème /subgroups/36080
Nombre de pages 30
Remplace JEDEC JEP159
Mot-clé JEDEC JEP159A